Part Number Hot Search : 
PUMF11 PTZ20B TSV321ID 56F8335 2832603 TZM5221 P20NM50F CNY1733S
Product Description
Full Text Search
 

To Download MPC566 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  motorola semiconductor product brief this document contains information on a new product. specifications and information herein are subject to change without notice. ? motorola 2001, all rights reserved mpc565pb/d rev. 2, 5 december 2001 mpc565/MPC566 product brief mpc565/MPC566 risc mcu with code compression option features the mpc565 / MPC566 key features are as follows. the information inside boxes are optional features. ? 40 mhz / 56 mhz operation  56 mhz operation is available as an option. ? -40 ? 125 c ambient temperature ? 2.6 v 0.1 v external bus  external bus is compatible with external memory devices operating from 2.5 v to 3.4 v.  extended voltage range (2.7 ? 3.4 v) degrades data drive timing by 1.1 ns on date writes. ? 2.6 0.1 v internal logic ? 5-v i/o (5.0 0.25 v)  high performance risc cpu system ? high performance core  single issue integer core  instruction set compatible with powerpc instruction set architecture  precise exception model  floating point  code compression supported on the MPC566 ? compression reduces usage of internal or external flash memory ? compression optimized for automotive (non-cached) applications ? new compression scheme increases compression performance to 40% ? 50% compres- sion ? 4-kbyte static decram can be used as memory if compression is not used. ? general-purpose i/o support  on address (24) and data (32) pins  16 gpio in mios14  many peripheral pins can be used as gpio when not used as primary functions  2.6-v outputs on external bus pins  extensive system development support ? on-chip watchpoints and breakpoints ? program flow tracking ? background debug mode (bdm) key feature details mpc500 system interface (usiu, bbc, l2u)  periodic interrupt timer, bus monitor, clocks, decrementer and time base  clock synthesizer, power management, reset controller  external bus tolerates 5-v inputs, provides 3.3-v outputs  enhanced interrupt controller supports a separate interrupt vector for up to eight external and 40 internal interrupts
mpc565/MPC566 product brief motorola 2  ieee 1149.1 jtag test access port  bus supports multiple master designs  flexible memory protection units in bbc (impu) and l2u (dmpu)  flexible chip select s via memory controller ? 24-bit address and 32-bit data buses ? four- to 16-mbyte (data) or 4-gbyt e (instruction) region size support ? four-beat transfer bursts, two-clock minimum bus transactions ? use with sram, eprom, flash and other peripherals ? byte selects or write enables ? 32-bit address decodes with bit masks ? four instruction regions ? four data regions  default attributes available in one global entry  attribute support for speculative accesses  exception vector table relocation features allow exception table to be relocated to following loca- tions: ? 0x0000 0100 (normal mpc5xx exception table location) ? 0x0001 0000 (0 + 64 kbytes; second page of internal flash) ? second internal flash module ? internal sram ? 0x0fff_0100 (external memory space; normal mpc5xx exception table location)  usiu supports dual-mapping of flash to move part of internal flash memory to external bus for de- velopment one mbyte flash  two uc3f modules, 512 kbytes each  page mode read  block (64-kbyte) erasable  external 4.75- to 5.25-v v pp program, erase, and read power supply 36-kbyte static ram (calram)  composed of four- and 32-kbyte calram modules  fast access: one clock  keep-alive power  soft defect detection (sdd)  4-kbyte calibration (overlay) ram per module (eight kbytes total)  eight 512-byte overlay regions per module (16 regions total) ieee ? isto nexus 5001-19 99 debug port (class 3)  address (24) and data (32) pins can be used as gpio in single chip mode  reduced-port mode (1 mdi, 2 mdo) or full-port mode (2 mdi. 8 mdo)  many peripheral pins can be used as gpio when not used as primary functions  5-v outputs with slew rate control integrated i/o system  true 5-v i/o  three time processing units (tpu3) ? 16 channels each ? each tpu3 is a microcoded timer subsystem ? one 6-kbyte and one 4-kbyte dual port tpu ram (dptram), one (6-kbyte) shared by two tpu3 modules for tpu microcode and the 4-kbyte dedicated to the third tpu3 for microcode.
mpc565/MPC566 product brief motorola 3 22-channel mios timer (mios14)  six modulus counter sub-module (mcsm) ? four additional mcsm submodules compared to mios1  10 double action sub-module (dasm).  12 dedicated pwm sub-modules (pwmsm) ? four additional pwm submodules compar ed to mios1 (shared with mios gpio pins)  real-time clock sub-module (mrtcsm) provides low power clock/counter ? requires external 32-khz crystal ? uses four pins: two for 32-khz crystal, two for power/ground. two queued analog-to-digital conver ter modules (qadc64e_a, qadc64e_b)  amuxes providing a total of 40 analog channels.  40 total input channels on the two modules with inte rnal multiplexing (amuxes)  each qadc64e can see all 40 input channels  10 bit a/d converter with internal sample/hold  typical conversion time is 4 s (250-kbyte samples/sec)  two conversion command queues of variable length  automated queue modes initiated by: ? external edge trigger/level gate ? software command ? periodic/interval timer, assignable to both queue 1 and 2  64 result registers in each qadc64e module  conversions alternate reference (altref) pin. th is pin can be connected to a different reference voltage  output data is right or left justified, signed or unsigned message data link controller (dlcmd2) module  two pins muxed with qsmcm_b pins. muxing controlled by qsmcm_b pcs3 pin assignment register  sae j1850 class b data communica tions network interface compat ible and iso compatible for low-speed ( < 125 kbps) serial data communications in automotive applications  10.4 kbps variable pulse width (vpw) bit format  digital noise filter, collision detection  hardware cyclical redundancy check (crc) generation and checking  block mode receive and transmit supported  4x receive mode supported (41.6 kbps)  digital loopback mode  in-frame response (ifr) types 0, 1, 2, and 3 supported  dedicated register for symbol timing adjustments  inter-module bus 3 (imb3) slave interface  power-saving imb3 stop mode with automatic wakeup on network activity  power-saving imb3 clockdis mode  debug mode available through imb3 freeze signal or user controllable soft_frz bit  polling and imb3 interrupt generat ion with vector lo okup available three toucan? modules (toucan_a, toucan_b, toucan_c)  16 message buffers each, programmable i/o modes  maskable interrupts  programmable loop-back for self test operation  independent of the transmission medium (external transceiver is assumed)  open network architecture, multimaster concept  high immunity to emi  short latency time for high-priority messages  low power sleep mode, with programmable wake up on bus activity
mpc565/MPC566 product brief motorola 4  toucan_c pins shared with mios14 gpio pins two queued serial modules with one queued-spi and two sci each (qsmcm_a, qsmcm_b)  qsmcm_a matches full mpc555/mpc556 qsmcm functionality  qsmcm_b has pins muxed with dlcmd2 module ? two pins are muxed with dlcmd2 (j1850) transmit and receive pins (b_pcs3_j1850_tx and b_rxd2_j1850_rx) ? qsmcm_b vs j1850 mu x control provided by qpapcs3 bi t in qsmcm pin assignment reg- ister (pqspar)  queued-spi ? provides full-duplex communication port for peripheral expansion or interprocessor communi- cation ? up to 32 preprogrammed transfers, reducing overhead ? synchronous serial interface with baud rate of up to system clock / 4 ? four programmable peripheral-selects pins support up to 16 devices ? special wrap-around mode allows continuous sampling of a serial peripheral for efficient inter- facing to serial analog-to-digital (a/d) converters  sci ? uart mode provides nrz format and half- or full-duplex interface ? 16 register receive buffer and 16 register transmit buffer on one sci ? advanced error detection, and optional parity generation and detection ? word length programmable as eight or nine bits ? separate transmitter and receiver enable bits, and double buffering of data ? wake-up functions allow the cpu to run uninterr upted until either a true idle line is detected, or a new address byte is received ? external source clock for baud generation  available in package ? plastic ball grid array (pbga) packaging  352/388 ball pbga  27 mm x 27 mm body size  1.0 mm ball pitch
mpc565/MPC566 product brief motorola 5 figure 1 mpc565/MPC566 block diagram e-bus mpc5xx core l-bus u-bus imb3 flash 512 kbytes + fp usiu flash 512 kbytes int. burst i/f l2u i/f uimb qsmcm mios14 dptram 6 kbytes readi jtag tpu3 qadc64e qsmcm tpu3 dptram 4 kbytes tpu3 tou dlcmd2 32k calram_a 28 kbytes sram (no overlay) 4-kbyte overlay 4-kbyte calram_b 4-kbyte overlay can tou can tou can w/amux qadc64e w/amux
mpc565/MPC566 product brief motorola 6 figure 2 mpc565 / MPC566 internal memory block calram/ readi control 256 bytes 0x38 00ff 0x38 0100 reserved (l-bus control) ~32 kbytes 4-kbyte overlay section 0x30 7fff 0x2f ffff 0x30 0000 0x3f 6fff 0x3f 7000 0x08 0000 0x3f 7fff 0x3f 8000 0x00 0000 usiu & flash control 16 kbytes uimb i/f & imb modules 32 kbytes 0x07 ffff 0x10 0000 calram_a (32 kbyte) reserved for flash (2,016 kbytes) 0x2f bfff 0x30 8000 0x37 ffff reserved for imb 480 kbytes reserved (l-bus mem) 444 kbytes 0x38 4000 uc3f_b flash 512 kbytes 0x38 0000 0x38 3fff 0x0f ffff uc3f_a flash 512 kbytes 0x2f c000 calram_b (4 kbyte) 0x3f ffff all 4-kbytes can be decram / bbc 16 kbytes 0x2f 7fff 0x2f 8000 overlay section 0x30 0000 0x30 7fff dptram_ab (6 kbytes) qsmcm_a (1 kbytes) mios14 (4 kbytes) toucan_a (1 kbytes) toucan_b (1 kbytes) uimb registers (128 bytes) tpu3_a (1 kbytes) tpu3_b (1 kbytes) qadc64_a (1 kbytes) qadc64_b (1 kbytes) dptram_ab reserved (2 kbytes) usiu control registers c3f_a control (64 bytes) c3f_b control (64 bytes) 0x2f c000 0x2f c87f qsmcm_b (1 kbytes) 0x30 7c00 0x30 7000 0x30 6000 0x30 5800 0x30 5400 0x30 4c00 0x30 4800 0x30 4400 0x30 4000 0x30 3800 0x30 2000 0x30 7400 dptram_c (4 kbytes) 0x30 1000 dptram_c 0x30 0040 reserved (1 kbytes) reserved (896 bytes) tpu3_c (1 kbytes) 0x30 5c00 0x30 7800 dlcmd2 (16 bytes) 0x2f c800 0x2f c840 0x30 7f80 toucan_c (1 kbytes) reserved (3952 bytes) 0x30 0080 0x30 0090 0x30 5000 registers (64 bytes) registers (64 bytes)
mpc565/MPC566 product brief motorola 7 figure 3 mpc565 / MPC566 ball diagram 1 2 3 4 5 6 7 8 9 1011121314151617181920212223242526 a vdd an64_b_pqb0 vrh vrl an84 an80 an48_a_pqb4 an53_a_ma1_p qa1 vdda vssa an76_b_pqa4 an72_b_ma0_p qa0 an67_b_pqb3 an65_b_pqb1 qvddl a_tpuch2 a_tpuch4 a_tpuch6 a_tpuch10 a_tpuch14 a_tpuch1 b_tpuch5 b_tpuch10 b_tpuch12 b_tpuch14 vss a b vss vdd an44_anw_a_p qb0 altref an85 an81 an49_a_pqb5 an52_a_ma0_p qa0 an56_a_pqa4 an58_a_pqa6 an77_b_pqa5 an73_b_ma1_p qa1 an69_b_pqb5 an66_b_pqb2 qvddl etrig2 a_tpuch5 a_tpuch8 a_tpuch11 a_t2clk b_tpuch3 b_tpuch6 b_tpuch7 b_tpuch13 vss vdd b c vddrtc vss vdd an45_anx_a_p qb1 an87 an83 an46_any_a_p qb2 an50_a_pqb6 an54_a_ma2_p qa2 an57_a_pqa5 an79_b_pqa7 an75_b_pqa3 an71_b_pqb7 an70_b_pqb6 qvddl etrig1 b_cnrx0 a_tpuch9 a_tpuch12 a_tpuch15 b_tpuch4 b_tpuch11 b_tpuch8 vss vdd b_tpuch15 c d extal32 vddsram2 vss vdd vddh an86 an82 an47_anz_a_p qb3 an51_a_pqb7 an55_a_pqa3 an59_a_pqa7 an78_b_pqa6 an74_b_ma2_p qa2 an68_b_pqb4 qvddl vddh a_tpuch3 a_tpuch7 a_tpuch13 a_tpuch0 b_tpuch9 nvddl vss vdd b_tpuch2 b_tpuch0 d e xtal32 b_cntx0 vddsram1 vss vdd b_tpuch1 b_t2clk mpwm17 e f vssrtc c_tpuch14 c_tpuch15 nvddl mpwm5_mpio3 2b6 mpwm18 mda11 mda13 f g c_tpuch10 c_tpuch11 c_tpuch12 vddsram3 mda12 mda27 mda28 mda29 g h c_tpuch9 c_tpuch7 c_tpuch8 c_t2clk mda30 mda31 mpwm0 mpwm1 h j c_tpuch6 c_tpuch5 c_tpuch3 c_tpuch13 mpwm3 mpwm2 mpwm16 mpwm20_mpio 32b11 j k c_tpuch2 c_tpuch1 c_tpuch0 c_tpuch4 mda15 mda14 mpwm21_mpio 32b12 c_cntx0_mpio 32b13 k l mdi_0 tck_dsck mdi_1 mcki vss vss vss vss vss vss c_cnrx0_mpio 32b14 mpio32b15 mpwm19 vf0_mpio32b0 l m tdi_dsdi evti_b rsti_b msei_b vss vss vss vss vss vss vf1_mpio32b1 vf2_mpio32b2 mpwm4_mpio3 2b5 vfls0_mpio32b 3 m n tms mdo_4_mpio32 b10 mdo_6_mpio32 b8 mdo_5_mpio32 b9 vss vss vss vss vss vss vddh vfls1_mpio32b 4 b_pcs0_ss_b_ qgpio0 b_pcs1_qgpio 1 n p mdo_7_mpio32 b7 jcomp mcko mdo_0 vss vss vss vss vss vss b_eck b_miso_qgpio 4 b_pcs3_j1850_ tx b_mosi_qgpio 5 p r mdo_1 tdo_dsdo mdo_2 iwp1_vfls1 vss vss vss vss vss vss b_sck_qgpio6 b_pcs2_qgpio 2 b_txd1_qgpo1 b_txd2_qgpo2 r t mdo_3 mseo_b iwp0_vfls0 sgpioc6_frz_ ptr_b vss vss vss vss vss vss a_txd1_qgpo1 a_miso_qgpio 4 b_rxd2_j1850_ rx a_sck_qgpio6( c3f_clk) t u addr_sgpioa1 6 addr_sgpioa1 7 addr_sgpioa8 nvddl a_pcs2_qgpio 2 a_rxd1_qpi1(c 3f_sup1) a_mosi_qgpio 5 a_pcs3_qgpio 3(c3f_iout) u v addr_sgpioa1 8 addr_sgpioa1 9 addr_sgpioa9 addr_sgpioa1 0 a_pcs0_ss_b_ qgpio0 a_txd2_qgpo2 a_rxd2_qpi2(c 3f_sup2) b_rxd1_qgpi1 v w addr_sgpioa2 0 addr_sgpioa2 1 addr_sgpioa1 1 addr_sgpioa1 2 nvddl vflash a_pcs1_qgpio 1 pullsel w y addr_sgpioa2 2 addr_sgpioa2 3 addr_sgpioa1 3 addr_sgpioa1 4 vddf extclk a_cntxo kapwr y aa addr_sgpioa2 4 addr_sgpioa2 5 addr_sgpioa1 5 addr_sgpioa3 0 poreset_b a_cnrxo vssf xtal aa ab addr_sgpioa2 6 addr_sgpioa2 7 addr_sgpioa3 1 qvddl hreset_b irq6_b_modck 2 rstconf_b_te xp extal ab ac addr_sgpioa2 8 nc qvddl vss vdd vddh data_sgpiod2 9 data_sgpiod2 7 nvddl data_sgpiod2 4 data_sgpiod2 2 data_sgpiod2 0 nvddl sgpioc7_irqo ut_b_lwp0 nvddl we_b_at1 nvddl cs3_b bi_b_sts_b vddh vdd vss qvddl sreset_b irq7_b_modck 3 vsssyn ac ad addr_sgpioa2 9 qvddl vss vdd nc data_sgpiod3 1 data_sgpiod3 0 data_sgpiod2 8 data_sgpiod2 6 data_sgpiod2 5 data_sgpiod2 3 data_sgpiod2 1 data_sgpiod1 9 irq4_b_at2_sg pioc4 tea_b irq2_b_cr_b_s gpioc2 we_b_at2 cs1_b tsiz0 b0epee clkout vdd vss qvddl irq5_b_sgpioc 5_modck1 xfc ad ae qvddl vss vdd data_sgpiod1 data_sgpiod3 data_sgpiod5 data_sgpiod7 data_sgpiod9 data_sgpiod1 1 data_sgpiod1 3 data_sgpiod1 5 data_sgpiod1 7 irq3_b_kr_b_r etry_b_sgpio c3 bb_b_vf2_iwp3 rd_wr_b oe_b we_b_at0 cs0_b burst_b ts_b bdip_b nc vdd vss qvddl vddsyn ae af vss vdd data_sgpiod0 data_sgpiod2 data_sgpiod4 data_sgpiod6 data_sgpiod8 data_sgpiod1 0 data_sgpiod1 2 data_sgpiod1 4 data_sgpiod1 6 data_sgpiod1 8 irq1_b_rsv_b_ sgpioc1 bg_b_vf0_lwp 1 br_b_vf1_iwp2 irq0_b_sgpioc 0 we_b_at3 cs2_b tsiz1 ta_b epee engclk_buclk nc vdd vss qvddl af 1 2 3 4 5 6 7 8 9 10111213141516171819202122232425 26 _trst_b note: this is a top down view of the balls.
mpc565/MPC566 product brief motorola 8 ordering information table 2 lists the documents that provide a complete description of the mpc565/566 and are required to design properly with the part. documentation is available from a local motorola distributor, a motorola semiconductor sales office, a motorola literature distribution center, or through the motorola semicon- ductor documentation page on the internet (the source for the latest information). table 1 mpc565 / MPC566 device name order part number 1 notes: 1. add r2 suffix for parts shipped in tape and reel media. package info temperature range maximum frequency code compression mpc565 mpc565mzp40 388 pbga -40 ? 125 c 40 mhz no mpc565 mpc565czp40 388 pbga -40 ? 85 c 40 mhz no mpc565 mpc565mzp56 388 pbga -40 ? 125 c 56 mhz no mpc565 mpc565czp56 388 pbga -40 ? 85 c 56 mhz no MPC566 MPC566mzp40 388 pbga -40 ? 125 c 40 mhz yes MPC566 MPC566czp40 388 pbga -40 ? 85 c 40 mhz yes MPC566 MPC566mzp56 388 pbga -40 ? 125 c 56 mhz yes MPC566 MPC566czp56 388 pbga -40 ? 85 c 56 mhz yes table 2 available documentation document number title mpc565rm/d mpc565/MPC566 reference manual an1821/d exception table relocation and multi-processor address mapping in the embedded mpc5xx family an2002/d mpc565/566 nexus interface connector options an2109/d mpc555 interrupts an2127/d emc guidelines for mpc500-based automotive powertrain systems
mpc565/MPC566 product brief motorola 9
mpc565/MPC566 product brief motorola 10
mpc565/MPC566 product brief motorola 11
motorola reserves the right to make changes without furt her notice to any products herei n. motorola makes no warranty, representation or guarantee regarding the su itability of its products fo r any particular purpose, nor does motorola assume any liability arising out of the application or use of any product or circuit, and s pecifically disclaims any and all liability, including wi thout limitation consequential or incidental damages. ?typical? parameters which ma y be provided in motorola data sheets and/or specifications c an and do vary in different applications and act ual performance may vary over time. all operating parameters, including ?typicals? must be validated for each customer application by customer?s technical exper ts. motorola does not conv ey any license under its pate nt rights nor the rights of others. motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applicatio ns intended to support life, or for any other application in wh ich the failure of the motorola product could creat e a situation where personal injury or deat h may occur. should buyer purchase or use motorola products for any such unintended or unauthorized application, buyer shall indem nify and hold motorola and its officers , employees, subsidiaries, affiliates, and distributors harmless agains t all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any cl aim of personal injury or death associated with such unintended or unauthorized use, even if such clai m alleges that motorola was negligent regarding the design or manufacture of the part. motor ola and are registered trademarks of motoro la, inc. motorola, inc. is an equal opportunity/affirmativ e action employer. once, digitaldna, and the digitaldna lo go are trademarks of motorola, inc. order number mpc565pb/d how to reach us: usa/europe motorola literatu re distribution p.o. box 5405 denver, colorado 80217 1-303-675-2140 1-800-441-2447 technical information center 1-800-521-6274 japan motorola japan ltd. sps, technical information center 3-20-1, minami-azabu, minato-ku tokyo 106-8573 japan 81-3-3440-3569 asia/pacific motorola semiconductors h.k. ltd. silicon harbour centre 2 dai king street tai po industrial estate tai po, n.t., hong kong 852-26668334 home page http://www.motorola.com/semiconductors


▲Up To Search▲   

 
Price & Availability of MPC566

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X